Standardní formát zpoždění

Úvod

Intheentiredesignprocess,thestandarddelayformathasimportantapplications,suchasstatictiminganalysis.

Ústav elektrických a elektronických inženýrů

Ústav elektrických a elektronických inženýrů(English:InstituteofElectricalandElectronicsEngineers,abbreviatedasIEEE,pronouncedinEnglishas"itriplee"[aitrɪpli:])isanestablishmentTheInternationalAssociationofElectronicTechnologyandElectronicEngineers,establishedonJanuary1,1963,isalsooneofthelargestprofessionaltechnicalorganizationsintheworld,with360,000membersfrom175countries.

Standard delay format

InadditiontotheheadquartersinNewYorkCity,USA,italsohaschaptersinmorethan150countriesaroundtheworld,andthereare35professionalsocietiesand2federations.Itpublishesavarietyofmagazines,journals,andbookseveryyear,andalsoholdsatleast300professionalconferences.

Currently,thestandardsdefinedbyIEEEintheindustryhaveagreatinfluence.

Návrh integrovaného obvodu

Návrh integrovaného obvodu(English:Návrh integrovaného obvodu,ICdesign),accordingtothecurrentintegratedcircuitdesignTheintegrationscalecanalsobereferredtoasVLSIdesign(VLSIdesign),whichreferstothedesignprocesstargetingintegratedcircuitsandVLSI.

Návrh integrovaného obvoduusuallytakes"module"asthedesignunit.Forexample,foramulti-bitfulladder,thesecondarymoduleisaone-bitadder,andtheadderiscomposedofthenextlevelofANDandNOTmodules.TheNANDandNOTgatescanfinallybedecomposedintolowerabstractions.GradeCMOSdevice.

Fromanabstractlevel,digitalintegratedcircuitdesigncanbetop-down,thatis,thefunctionalmodulesofthehighestlogiclevelofthesystemaredefinedfirst,andthesub-modulesaredefinedaccordingtotherequirementsofthetop-levelmodules,andthenlayerbylayerContinuetodecompose;thedesigncanalsobebottom-up,thatis,themostspecificmodulesaredesignedfirst,andthentheselowest-levelmodulesareusedasbuildingblockstorealizetheupper-levelmodules,andfinallyreachthehighestlevel.Inmanydesigns,top-downandbottom-updesignmethodologiesaremixed.Thesystem-leveldesignersplantheoverallarchitectureanddividethesub-modules,whilethebottom-levelcircuitdesignersdesignupwardslayerbylayer.,Optimizeindividualmodules.Finally,designersfromthetwodirectionsmeetatacertainlevelofabstractioninthemiddletocompletetheentiredesign.

Statická časová analýza

Statická časová analýza(English:Statická časová analýza,STA),orStaticTimingverificationisaworkprocessforcalculatingandpredictingthetimingofdigitalcircuitsinelectronicengineering.Theprocessdoesnotneedtobesimulatedbyinputexcitation.

Traditionally,peopleoftenregardtheoperatingclockfrequencyasoneofthecharacteristicsofhigh-performanceintegratedcircuits.Inordertotesttheabilityofacircuittooperateataspecifiedrate,peopleneedtomeasurethedelayofthecircuitindifferentstagesofoperationduringthedesignprocess.Inaddition,indifferentdesignstages(suchaslogicsynthesis,placement,routing,andsomesubsequentstages),delaycalculationsneedtobeperformedinsidethetimeoptimizationprogram.AlthoughthistypeoftimemeasurementcanbeperformedthroughrigorousSPICEcircuitsimulation,thismethodconsumesalotoftimeinpractice.Statictiminganalysisplaysanimportantroleinthefastandaccuratemeasurementofcircuittiming.Statictiminganalysiscancompletetasksmorequicklybecauseitusesasimplifiedmodel,andittakesintoaccountthelogicalinteractionsbetweensignalstoalimitedextent.Statictiminganalysishasbecomethemaintechnicalmethodinrelateddesignfieldsinrecentdecades.

Oneoftheearliestdescriptionsofstatictiminganalysisisbasedonthe1966planevaluationtechnique.Someofitsmoremodernversionsandalgorithmsappearedintheearly1980s.

Související články
HORNÍ